# Engineering of Analogical and Digital Systems

Course Description



Departamento de Ingeniería Electrónica

Universidad Politécnica de Madrid

Máster Oficial en Ingeniería de Sistemas Electrónicos

www.die.upm.es



## Index

| Engineering of Analogical and Dig | ital Systems 2 |
|-----------------------------------|----------------|
| Objectives                        |                |
| Program                           |                |
| Bibliography                      | 4              |
| Teachers                          |                |
| Teaching Methodology              |                |
| Evaluation                        |                |
| Contact                           | 7              |

## **Engineering of Analogical and Digital Systems**

Number of credits: 6

Semester: 1

Type: mandatory

### **Objectives**

The objective of this course is to introduce students in the techniques and software tools for the design of integrated circuits and electronic systems, with applications in information processing, communications and instrumentation. Students will learn to design:

- Analog submodules based on operational amplifiers (OPA).
- Digital subsystems from high-level descriptions, including the making of
  - o Control machines
  - o Arithmetic-logic data paths

In both cases, students learn how to use design tools and to make flow design.

### Program

- Set 1. Introduction to digital systems
- 1.1 General Purpose Elements: Microprocessors and DSPs

- 1.2 Specific purpose elements: ASICs and FPGAs
- 1.2.1 Design flow
- 1.2.2 Languages for description of HW: VHDL
- Set 2. Digital design
- 2.1 Combinational logic
- 2.2 Sequential logic
- 2.3 Arithmetic Circuits and Data Paths
- 2.4 Design at register transfer level (RTL)
- Set 3: Timing in Synchronous Systems
- 3.1 Bias sources (skew) and fluctuation (jitter)
- 3.2 Clock Distribution Techniques
- 3.3 Synchronization with PLL
- 3.4 Signal integrity
- Set 4. Ideal Operational Amplifier
- 4.1 Nonlinearities of the Operational Amplifier
- 4.2 Static constraints
- 4.3 Dynamic constraints
- 4.4 Noise
- 4.4 Stability
- Set 5. Analog subsystems
- 5.1 Nonlinear circuits
- 5.2 Signal generators
- 5.3 References and Voltage Regulators

3



Set 6. Advanced issues

- 6.1 Realization of PCBs
- 6.2 Testability
- 6.3 Precompiled cores (memories, processors...)
- 6.4 Consumption
- 6.5 Electromagnetic compatibility
- 6.6 A/D and D/A converters

## **Bibliography**

Analog

- Jaeger, R.; Blalock, T.: Microelectronic Circuit Design. McGraw-Hill (4th edition). 2010.
- Geiger, R.L.; Allen, P.E.; Strader, N.R.: VLSI Design Techniques for Analog and Digital Circuits.
- Mcgraw-Hill Series in Electrical Engineering. 1989.
- Allen, P.; Holdberg, D.: CMOS Analog Circuit Design. Oxford University Press (2nd edition), 2002
- Maloberti, F.: Analog Design for CMOS VLSI System. Springer, 2010
- Sedra, A. S.; Smith, K. C.: Microelectronic Circuits. Oxford University Press (6th edition), 2009.
- Franco, S.: Design with Operational Amplifiers and Analog Integrated Circuits. McGraw-Hill (3rd edition), 2001.

Digital

• Kilts, S.: Advanced FPGA Design: Architecture, Implementation, and Optimization. Wiley-IEEE Press. 2007.

- Zwolinski, M.: Digital System Design with VHDL. Prentice-Hall (2nd edition). 2004.
- Chu, P.: FPGA Prototyping by VHDL Examples. Wiley-Interscience. 2008.
- Wolf, W.: FPGA-Based System Design. Prentice-Hall, 2004.
- Wolf, W.: Modern VLSI Design: System-on-chip Design. Prentice-Hall (3rd edition), 2002.



## Teachers

| Coordinator: | Andrés Santos Lleó        |
|--------------|---------------------------|
| Email:       | andres@die.upm.es         |
| Telephono:   | 913366827                 |
| Desk:        | C227                      |
|              |                           |
| Teacher:     | Juan Antonio López Martín |
| Email:       | juanant@die.upm.es        |
| Telephono:   | 915495700 ext. 4239       |
| Desk:        | B111                      |
|              |                           |
| Teacher:     | Pedro Guerra Gutiérrez    |
| Email:       | pguerra@die.upm.es        |
| Telephono:   | 915495700, ext 4255       |
| Desk:        | C201.B                    |



## **Teaching Methodology**

The methodology to be used is called "b-learning" ("blended-learning": mixed, classroom and virtual), with a greater weight on the virtual part.

The virtual environment, therefore, is a key component of the process and therefore requires an effort of personal work than traditional courses of attendance type. It has for this purpose a platform (Moodle) that will support the site of the doctoral program with a specific page for this subject. In it the student will find:

- Course overview
- Documentation and exercises, as well as the formats required for the tasks (exercises or projects).
- Calendar and activities plan, specifying the syllabus of the lessons.
- Forums for virtual tutoring
- Mailbox for handing in the different tasks
- Web links
- Surveys and Questionnaires
- Overall, the guideline to be followed in the development of the course is as follows:
- The subject to be studied in each stage of the course will be indicated. The details can be found in the activities plan published on the Moodle platform.
- Concerns that may exist can be resolved in the appropriate forum, either among students (which is encouraged and will be assessed) or by the teacher.
- Likewise, exercises or case studies may be proposed to be carried out individually or in groups, as will be indicated in each case.

In each lesson, following the specific syllabus to be established and published in the virtual site, the teacher may make a small presentation of the parts he considers more complex or have generated most doubts. Some time will also be dedicated to resolve any questions that may arise by writing at the beginning of the class (this document is considered during the evaluation process, if it is stated in the agenda of each class). It may mean solving some exercise or discuss any issue that may arise.

• In addition to virtual tutoring through forums, as mentioned before, there is the possibility of tutoring with the teacher at the indicated times also on the virtual platform.

- Throughout all this process, it is key to keep pace with progress of the course, as the tasks and the periodic tests will have a weight in the final evaluation and they facilitate the monitoring of the course. This ease is what makes this approach didactical.
- The participation made in the virtual environment will be assessed (see Evaluation section).

## **Evaluation**

Evaluation in the ordinary examination periods will be based on the following parameters:

• Participation in forums and activities in the virtual environment (5%)

• Assistance at lessons (10%). Class attendance will be evaluated in accordance with the tasks proposed and performed during lessons hours.

• Proposed exercises, individual work or teamwork (45%)

• Final exam (40%). A minimum of 5.0 points should be obtained (otherwise the final grade will be 'fail', regardless of other qualifications). It will consist of a short question examination without books and some exercise to be developed.

In the extra exams the proposed exercise will weigh 50% at the expense of participation.

From the above, a continuous monitoring of the course it is important as well as the use of the forums, hours of tutoring and lessons to leave no remaining doubts that could impede a regular progress.

The study of the matter that will be indicated before undertaking any practical work or, of course, a follow-up examination is also fundamental.

### Contact

#### Using MOODLE

http://moodle.upm.es/titulaciones/oficiales/course/view.php?id=2572

| Coordinator: | Andrés Santos Lleó |
|--------------|--------------------|
| Email:       | andres@die.upm.es  |
| Telephono:   | 913366827          |
| Desk:        | C227               |
|              |                    |

Teacher:Juan Antonio López MartínEmail:juanant@die.upm.es



| Telephono: | 915495700 ext. 4239    |
|------------|------------------------|
| Desk:      | B111                   |
|            |                        |
| Teacher:   | Pedro Guerra Gutiérrez |
| Email:     | pguerra@die.upm.es     |
| Telephono: | 915495700, ext 4255    |
| Desk:      | C201.B                 |

